## INTEGRATED CIRCUITS



Preliminary specification Supersedes data of August 1993 File under Integrated Circuits, IC02 1995 Aug 31



## TDA4866

### FEATURES

- · Fully integrated, few external components
- No additional components in combination with the deflection controller TDA4850/51/55
- Pre-amplifier with differential high CMRR current mode inputs
- Low offsets
- High linear sawtooth signal amplification
- High efficient DC-coupled vertical output bridge circuit
- Powerless vertical shift
- High deflection frequency up to 140 Hz

- Power supply and flyback supply voltage independent adjustable to optimize power consumption and flyback time
- Excellent transition behaviour during flyback
- Guard circuit for screen protection.

### **GENERAL DESCRIPTION**

The TDA4866 is a power amplifier for use in 90 degree colour vertical deflection systems for frame frequencies of 50 to 140 Hz. The circuit provides a high CMRR current driven differential input. Due to the bridge configuration of the two output stages DC-coupling of the deflection coil is achieved. In conjunction with TDA4850/51/55 the ICs offer an extremely advanced system solution.

#### QUICK REFERENCE DATA

| SYMBOL                | PARAMETER                                                     | CONDITIONS | MIN. | TYP. | MAX. | UNIT |  |
|-----------------------|---------------------------------------------------------------|------------|------|------|------|------|--|
| DC supply;            | DC supply; note 1                                             |            |      |      |      |      |  |
| VP                    | supply voltage (pin 3)                                        |            | 8.2  | _    | 25   | V    |  |
| V <sub>FB</sub>       | flyback supply voltage (pin 7)                                | note 2     | -    | -    | 60   | V    |  |
| I <sub>q</sub>        | quiescent current (pin 7)                                     |            | -    | 7    | 10   | mA   |  |
| Vertical circ         | Vertical circuit                                              |            |      |      |      |      |  |
| I <sub>defl</sub>     | deflection current (peak-to-peak value;<br>pins 4 and 6)      |            | 0.6  | -    | 2    | A    |  |
| l <sub>id</sub>       | differential input current (peak-to-peak value)               | note 3     | -    | ±500 | ±600 | μA   |  |
| Flyback generator     |                                                               |            |      |      |      |      |  |
| I <sub>FB</sub>       | maximum current during flyback<br>(peak-to-peak value; pin 7) |            | _    | -    | 2    | A    |  |
| Guard circuit; note 1 |                                                               |            |      |      |      |      |  |
| V <sub>8</sub>        | guard voltage                                                 | guard on   | 7.5  | 8.5  | 10   | V    |  |
| I <sub>8</sub>        | guard current                                                 | guard on   | 5    | _    | _    | mA   |  |

#### Notes

- 1. Voltages refer to pin 5 (GND).
- 2. Up to 60 V  $\ge$  V<sub>FB</sub>  $\ge$  40 V a decoupling capacitor C<sub>FB</sub> = 22  $\mu$ F (between pin 7 and pin 5) and a resistor R<sub>FB</sub> = 100  $\Omega$  (between pin 7 and V<sub>FB</sub>) are required (see Fig.4).
- 3. Differential input current  $I_{id} = I_1 I_2$ .

#### **ORDERING INFORMATION**

|                  |      | PACKAGE                                       |          |  |  |  |
|------------------|------|-----------------------------------------------|----------|--|--|--|
|                  | NAME | DESCRIPTION                                   | VERSION  |  |  |  |
| TDA4866 SIL9P pl |      | plastic single in-line power package; 9 leads | SOT131-2 |  |  |  |

### **BLOCK DIAGRAM**



### PINNING

| SYMBOL          | PIN | DESCRIPTION            |  |
|-----------------|-----|------------------------|--|
| INA             | 1   | input A                |  |
| INB             | 2   | input B                |  |
| V <sub>P</sub>  | 3   | supply voltage         |  |
| OUTB            | 4   | output B               |  |
| GND             | 5   | ground; note 1         |  |
| OUTA            | 6   | output A               |  |
| V <sub>FB</sub> | 7   | flyback supply voltage |  |
| GUARD           | 8   | guard output           |  |
| FEEDB           | 9   | feedback input         |  |

#### Note

1. The mounting base is connected to pin 5 (GND).



## FUNCTIONAL DESCRIPTION

The TDA4866 consists of a differential input stage, two output stages, a flyback generator, a protection circuit for the output stages and a guard circuit.

### **Differential input stage**

The differential input stage has a high CMRR differential current mode input (pins 1 and 2) that results in a high electro-magnetic immunity and is especially suitable for driver units with differential (e.g. TDA4850/51/55) and single ended current signals. Driver units with voltage outputs are simply applicable as well (e.g. two additional resistors are required).

The differential input stage delivers the driver signals for the output stages.

### **Output stages**

The two output stages are current driven in opposite phase and operate in combination with the deflection coil in a full bridge configuration. Therefore the TDA4866 requires no external coupling capacitor (e.g. 2200  $\mu F$ ) and operates with one supply voltage  $V_P$  and a separate adjustable flyback supply voltage  $V_{FB}$  only. The deflection current through the coil (Idefl) is measured with the resistor  $R_m$  which produces a voltage drop (Urm) of:  $U_{rm} \approx R_m \times I_{defl}$ . At the feedback input (pin 9) a part of Idefl is fed back to the input stage. The feedback input has a current input characteristic which holds the differential voltage between pin 9 and the output pin 4 on zero. Therefore the feedback current (Ig) through  $R_{ref}$  is:

$$I_9 \approx \frac{R_m}{R_{ref}} \times I_{defl}$$

The input stage directly compares the driver currents into pins 1 and 2 with the feedback current  $I_9$ . Any difference of this comparison leads to a more or less driver current for the output stages. The relation between the deflection current and the differential input current ( $I_{id}$ ) is:

$$I_{id} = I_9 \approx \frac{R_m}{R_{ref}} \times I_{defl}$$

Due to the feedback loop gain ( $V_{U \ loop}$ ) and internal bondwire resistance ( $R_{bo}$ ) correction factors are required

to determine the accurate value of  $I_{defl}$ :

$$I_{defl} = I_{id} \times \frac{R_{ref}}{R_m + R_{bo}} \times \left(1 - \frac{1}{V_{U \ loop}}\right)$$
  
with  $R_{bo} \approx 70 \ m\Omega$  and

$$\left(1 - \frac{1}{V_{U \text{ loop}}}\right) \approx 0.98$$

for  $I_{defl} = 0.7 A$ .

The deflection current can be adjusted up to  $\pm 1$  A by varying R<sub>ref</sub> when R<sub>m</sub> is fixed to 1  $\Omega$ .

High bandwidth and excellent transition behaviour is achieved due to the transimpedance principle this circuit works with.

### **Flyback generator**

During flyback the flyback generator supplies the output stage A with the flyback voltage. This makes it possible to optimize power consumption (supply voltage  $V_P$ ) and flyback time (flyback voltage  $V_{FB}$ ). Due to the absence of a decoupling capacitor the flyback voltage is fully available.

### Protection

The output stages are protected against:

- thermal overshoot
- short-circuit of the coil (pins 4 and 6).

#### **Guard circuit**

The internal guard circuit provides a blanking signal for the CRT. The guard signal is active HIGH:

- · at thermal overshoot
- when feedback loop is out of range
- during flyback.

The internal guard circuit will not be activated, if the input signals on pins 1 and 2 delivered from the driver circuit are out of range or at short-circuit of the coil (pins 4 and 6).

For this reason an external guard circuit can be applied to detect failures of the deflection (see Fig.6). This circuit will be activated when flyback pulses are missing, which is the indication of any abnormal operation.

## TDA4866

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134); voltages referenced to pin 5 (GND) unless otherwise specified.

| SYMBOL                          | PARAMETER                                    | MIN. | MAX.                 | UNIT |
|---------------------------------|----------------------------------------------|------|----------------------|------|
| V <sub>P</sub>                  | supply voltage (pin 3)                       | 0    | 30                   | V    |
| V <sub>FB</sub>                 | flyback supply voltage (pin 7)               | 0    | 60                   | V    |
| I <sub>FB</sub>                 | flyback supply current                       | 0    | ±1.8                 | A    |
| V <sub>1</sub> , V <sub>2</sub> | input voltage                                | 0    | V <sub>P</sub>       | V    |
| I <sub>1</sub> , I <sub>2</sub> | input current                                | 0    | ±5                   | mA   |
| V <sub>4</sub> , V <sub>6</sub> | output voltage                               | 0    | VP                   | V    |
| I <sub>4</sub> , I <sub>6</sub> | output current (note 1)                      | 0    | ±1.8                 | А    |
| V <sub>9</sub>                  | feedback voltage                             | 0    | V <sub>P</sub>       | V    |
| lg                              | feedback current                             | 0    | ±5                   | mA   |
| V <sub>8</sub>                  | guard voltage (note 2)                       | 0    | V <sub>P</sub> + 0.4 | V    |
| 1 <sub>8</sub>                  | guard current                                | 0    | ±5                   | mA   |
| T <sub>stg</sub>                | storage temperature                          | -20  | +150                 | °C   |
| T <sub>amb</sub>                | operating ambient temperature                | -20  | +75                  | °C   |
| Tj                              | junction temperature (note 3)                | -20  | +150                 | °C   |
| V <sub>es</sub>                 | electrostatic handling for all pins (note 4) | -500 | +500                 | V    |

### Notes

- 1. Maximum output currents  $I_4$  and  $I_6$  are limited by current protection.
- 2. For  $V_P > 13$  V the guard voltage  $V_8$  is limited to 13 V.
- 3. Internally limited by thermal protection; switching point  $\ge$  150 °C.
- 4. Equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                         | VALUE | UNIT |
|----------------------|---------------------------------------------------|-------|------|
| R <sub>th j-mb</sub> | thermal resistance from junction to mounting base | 4     | K/W  |

## TDA4866

## CHARACTERISTICS

 $V_P$  = 15 V;  $T_{amb}$  = 25 °C;  $V_{FB}$  = 40 V; voltages referenced to pin 5 (GND); parameters are measured in test circuit (see Fig.3) unless otherwise specified.

| SYMBOL                  | PARAMETER                                                                 | CONDITIONS                                                         | MIN.               | TYP. | MAX.               | UNIT |
|-------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>P</sub>          | supply voltage (pin 3)                                                    |                                                                    | 8.2                | _    | 25                 | V    |
| V <sub>FB</sub>         | flyback supply voltage (pin 7)                                            | note 1                                                             | V <sub>P</sub> + 6 | -    | 60                 | V    |
| I <sub>FB</sub>         | quiescent feedback current (pin 7)                                        | no load; no signal                                                 | -                  | 7    | 10                 | mA   |
| Input stag              | e                                                                         | 1                                                                  |                    | -i   | 4                  | 1    |
| I <sub>id(p-p)</sub>    | differential input current $(I_{id} = I_1 - I_2)$<br>(peak-to-peak value) |                                                                    | -                  | ±500 | ±600               | μA   |
| I <sub>1, 2(p-p)</sub>  | single ended input current<br>(peak-to-peak value)                        | note 2                                                             | 0                  | ±300 | ±600               | μA   |
| CMRR                    | common mode rejection ratio                                               | note 3                                                             | -                  | -54  | -                  | dB   |
| V <sub>1</sub>          | input clamp voltage                                                       | I <sub>1</sub> = 300 μA                                            | 2.7                | 3.0  | 3.3                | V    |
| V <sub>2</sub>          | input clamp voltage                                                       | I <sub>2</sub> = 300 μA                                            | 2.7                | 3.0  | 3.3                | V    |
| TC <sub>i,1</sub>       | input clamp signal TC on pin 1                                            |                                                                    | 0                  | -    | ±800               | μV/K |
| TC <sub>i,2</sub>       | input clamp signal TC on pin 2                                            |                                                                    | 0                  | -    | ±800               | μV/K |
| $V_1 - V_2$             | differential input voltage                                                | $I_{id} = 0$                                                       | 0                  | -    | ±10                | mV   |
| l <sub>9</sub>          | feedback current                                                          |                                                                    | -                  | ±500 | ±600               | μA   |
| V <sub>9</sub>          | feedback voltage                                                          |                                                                    | 1                  | -    | V <sub>P</sub> – 1 | V    |
| I <sub>id(offset)</sub> | differential input offset current<br>$(I_{id(offset)} = I_1 - I_2)$       | $I_{defl}$ = 0; R <sub>ref</sub> = 1.5 kΩ;<br>R <sub>m</sub> = 1 Ω | 0                  | -    | ±30                | μΑ   |
| TC <sub>offset</sub>    | TC differential input offset shift                                        |                                                                    | 0                  | _    | ±50                | nA/K |
| C <sub>i INA</sub>      | input capacity pin 1 referenced to GND                                    |                                                                    | -                  | -    | 5                  | pF   |
| C <sub>i INB</sub>      | input capacity pin 2 referenced to GND                                    |                                                                    | -                  | _    | 5                  | pF   |
| Output sta              | ages A and B                                                              |                                                                    |                    |      |                    |      |
| I <sub>4</sub>          | output current                                                            |                                                                    | -                  | -    | ±1                 | A    |
| I <sub>6</sub>          | output current                                                            |                                                                    | -                  | _    | ±1                 | A    |
| V <sub>6</sub>          | output A saturation voltage to GND                                        | I <sub>6</sub> = 0.7 A                                             | -                  | 1.3  | 1.5                | V    |
|                         |                                                                           | I <sub>6</sub> = 1.0 A                                             | -                  | 1.6  | 1.8                | V    |
| V <sub>6,3</sub>        | output A saturation voltage to $V_P$                                      | I <sub>6</sub> = 0.7 A                                             | -                  | 2.3  | 2.9                | V    |
|                         |                                                                           | I <sub>6</sub> = 1.0 A                                             | -                  | 2.7  | 3.3                | V    |
| V <sub>4</sub>          | output B saturation voltage to GND                                        | I <sub>4</sub> = 0.7 A                                             | -                  | 1.3  | 1.5                | V    |
|                         |                                                                           | I <sub>4</sub> = 1.0 A                                             | -                  | 1.6  | 1.8                | V    |
| V <sub>4,3</sub>        | output B saturation voltage to VP                                         | I <sub>4</sub> = 0.7 A                                             | -                  | 1.0  | 1.6                | V    |
|                         |                                                                           | I <sub>4</sub> = 1.0 A                                             | -                  | 1.3  | 1.9                | V    |
| LE                      | linearity error                                                           | $I_{defl} = \pm 0.7 \text{ A}; \text{ note } 4$                    | -                  | -    | 2                  | %    |
| V <sub>4</sub>          | DC output voltage                                                         | I <sub>id</sub> = 0 A; closed loop                                 | 6.6                | 7.2  | 7.8                | V    |
| V <sub>6</sub>          | DC output voltage                                                         | I <sub>id</sub> = 0 A; closed loop                                 | 6.6                | 7.2  | 7.8                | V    |
| G <sub>oi</sub>         | open loop current gain (I <sub>4, 6</sub> /I <sub>id</sub> )              | I <sub>4, 6</sub> < 100 mA; note 5                                 | -                  | 100  | -                  | dB   |
| G <sub>ofb</sub>        | open loop current gain (I <sub>4, 6</sub> /I <sub>9</sub> )               | I <sub>4, 6</sub> < 100 mA; note 5                                 | -                  | 100  | -                  | dB   |
| G <sub>ifb</sub>        | current ratio (I <sub>id</sub> /I <sub>9</sub> )                          | closed loop                                                        | -                  | -0.2 | _                  | dB   |

## TDA4866

| SYMBOL                    | PARAMETER                                            | CONDITIONS                                                 | MIN.                 | TYP. | MAX.                 | UNIT |
|---------------------------|------------------------------------------------------|------------------------------------------------------------|----------------------|------|----------------------|------|
| I <sub>defl(ripple)</sub> | output ripple current as a function of supply ripple | $V_{P(ripple)} = \pm 0.5 V;$<br>$I_{id} = 0$ ; closed loop | _                    | ±1   | -                    | mA   |
| Flyback g                 | enerator                                             | •                                                          |                      | •    |                      | •    |
| V <sub>7,6</sub>          | voltage drop during flyback                          |                                                            |                      |      |                      |      |
|                           | reverse                                              | $I_{defl} = 0.7 A$                                         | _                    | -2.0 | -3.0                 | V    |
|                           |                                                      | I <sub>defl</sub> = 1.0 A                                  | _                    | -2.3 | -3.5                 | V    |
|                           | forward                                              | $I_{defl} = 0.7 A$                                         | _                    | +5.6 | +6.1                 | V    |
|                           |                                                      | I <sub>defl</sub> = 1.0 A                                  | _                    | +5.9 | +6.5                 | V    |
| V <sub>6</sub>            | switching on threshold voltage                       |                                                            | V <sub>P</sub> – 1   | -    | V <sub>P</sub> + 1.5 | V    |
| V <sub>6</sub>            | switching off threshold voltage                      |                                                            | V <sub>P</sub> – 1.5 | _    | V <sub>P</sub> + 1   | V    |
| I <sub>7</sub>            | flyback current during flyback                       |                                                            | -                    | -    | ±1                   | A    |
| Guard circ                | cuit                                                 | ·                                                          | -                    |      |                      | •    |
| V <sub>8</sub>            | output voltage                                       | guard on                                                   | 7.5                  | 8.5  | 10                   | V    |
| V <sub>8</sub>            | output voltage                                       | guard on; $V_P = 8.2 V$                                    | 6.9                  | -    | V <sub>P</sub> – 0.4 | V    |
| I <sub>8</sub>            | output current                                       | guard on                                                   | 5                    | -    | _                    | mA   |
| V <sub>8</sub>            | output voltage                                       | guard off                                                  | _                    | -    | 0.4                  | V    |
| I <sub>8</sub>            | output current                                       | guard off; V <sub>8</sub> = 5 V                            | 0.5                  | 1    | 1.5                  | mA   |
| V <sub>8(ext.)</sub>      | allowable external voltage on pin 8                  |                                                            | 0                    | -    | 13                   | V    |
|                           |                                                      | V <sub>P</sub> ≤ 13 V                                      | 0                    | -    | V <sub>P</sub> + 0.3 | V    |

#### Notes to the characteristics

- 1. Up to 60 V  $\ge$  V<sub>FB</sub>  $\ge$  40 V a decoupling capacitor C<sub>FB</sub> = 22  $\mu$ F (between pins 7 and 5) and a resistor R<sub>FB</sub> = 100  $\Omega$  (between pin 7 and V<sub>FB</sub>) are required (see Fig.4).
- 2. Saturation voltages of output stages A and B can be increased in the event of negative input currents  $I_{1, 2} < -500 \mu$ A.

3. 
$$D_i = \frac{I_{deflc}}{I_{idc}} \times \frac{I_{id}}{I_{defl}}$$
 with  $I_{deflc}$  = common mode deflection current and  $I_{idc}$  = common mode input current.

- 4. Deviation of the output slope at a constant input slope.
- 5. Frequency behaviour of Goi and Gofb:
  - a) -3 dB open-loop bandwidth (-45°) at 15 kHz; second pole (-135°) at 1.3 MHz.
  - b) open-loop gain at second pole  $(-135^{\circ})$  55 dB.

## TDA4866

### **TEST AND APPLICATION INFORMATION**





## Example

| SYMBOL                                | VALUE                       | UNIT |  |  |  |
|---------------------------------------|-----------------------------|------|--|--|--|
| Values given from application         |                             |      |  |  |  |
| I <sub>defl(max)</sub>                | 0.71                        | А    |  |  |  |
| L <sub>deflcoil</sub>                 | 5.2                         | mH   |  |  |  |
| R <sub>deflcoil</sub>                 | 5.4 [= 4.2 +<br>7% + ∆R(ϑ)] | Ω    |  |  |  |
| R <sub>m</sub>                        | 1 (+1%)                     | Ω    |  |  |  |
| R <sub>p</sub>                        | 390                         | Ω    |  |  |  |
| R <sub>ref</sub>                      | 1.6                         | kΩ   |  |  |  |
| V <sub>FB</sub>                       | 35                          | V    |  |  |  |
| T <sub>amb</sub>                      | +50                         | °C   |  |  |  |
| T <sub>deflcoil</sub>                 | +75                         | °C   |  |  |  |
| R <sub>th j-mb</sub>                  | 4                           | K/W  |  |  |  |
| R <sub>th mb-amb</sub> <sup>(1)</sup> | 8                           | K/W  |  |  |  |
| Calculated v                          | values                      |      |  |  |  |
| VP                                    | 8.6                         | V    |  |  |  |
| t <sub>flb</sub>                      | 270                         | μs   |  |  |  |
| P <sub>tot</sub>                      | 3.65                        | W    |  |  |  |
| P <sub>defl</sub>                     | 0.9                         | W    |  |  |  |
| P <sub>IC</sub>                       | 2.75                        | W    |  |  |  |
| R <sub>th tot</sub>                   | 12                          | K/W  |  |  |  |
| T <sub>j(max)</sub> <sup>(2)</sup>    | +83                         | °C   |  |  |  |

## Calculation formula for supply voltage and power consumption

$$\begin{split} &V_{b1}=V_{6,\,3}+R_{deflcoil}\times I_{deflmax}-U'_L+R_m\times I_{defl(max)}+V_4\\ &V_{b2}=V_6+R_{deflcoil}\times I_{deflmax}+U'_L+R_m\times I_{defl(max)}+V_{4,\,3}\\ &for~V_{b1}>V_{b2}:V_P=V_{b1}\\ &for~V_{b2}>V_{b1}:V_P=V_{b2}\\ &with: \end{split}$$

 $U'_{L} = L_{deflcoil} \times 2I_{defl(max)} \times f_{v}$ 

 $f_v$  = vertical deflection frequency.

$$\begin{split} \mathsf{P}_{tot} \ &= \ \mathsf{V}_\mathsf{P} \times \frac{\mathsf{I}_{defl(max)}}{2} + \mathsf{V}_\mathsf{P} \times 0.03 \ \mathsf{A} + 0.1 \ \mathsf{W} + \mathsf{V}_\mathsf{FB} \times \mathsf{I}_\mathsf{FB} \\ \mathsf{P}_{defl} \ &= \ \frac{1}{3} \left( \mathsf{R}_{deflcoil} + \mathsf{R}_\mathsf{m} \right) \times \mathsf{I}_{defl(max)}^2 \end{split}$$

$$P_{IC} = P_{tot} - P_{defl}$$

 $P_{IC}$  = power dissipation of the IC

 $P_{defl}$  = power dissipation of the deflection coil

P<sub>tot</sub> = total power dissipation.

Calculation formula for flyback time (t<sub>flb</sub>)

$$t_{flb} = \frac{L_{deflcoil}}{R_{deflcoil} + R_m} \times In \left( \frac{1 + \frac{(R_{deflcoil} + R_m) \times I_{defl(max)}}{V_{FB} + V_{7r} - V_{6r}}}{1 - \frac{(R_{deflcoil} + R_m) \times I_{defl(max)}}{V_{FB} - (V_{7f} - V_{6f})}} \right) + t_{flboff}$$

with:

 $t_{flb(off)}$  = flyback switch off time = 50  $\mu s$  for this application ( $t_{flb(off)}$  depends on V<sub>FB</sub>,  $I_{defl(max)}$ ,  $L_{deflcoil}$  and  $C_{SP}$ ).

## Notes

- A layer of silicon grease between the mounting base and the heatsink optimizes thermal resistance.
- 2.  $T_{j(max)} = P_{IC} \times (R_{th j-mb} + R_{th mb-amb}) + T_{amb}$





### INTERNAL PIN CONFIGURATION



#### PACKAGE OUTLINE

### SIL9P: plastic single in-line power package; 9 leads



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |       |      | EUROPEAN |            |                                  |
|----------|------------|-------|------|----------|------------|----------------------------------|
| VERSION  | IEC        | JEDEC | EIAJ |          | PROJECTION | ISSUE DATE                       |
| SOT131-2 |            |       |      |          |            | <del>-92-11-17</del><br>95-03-11 |

TDA4866

SOT131-2

## TDA4866

### SOLDERING

### Plastic single in-line packages

BY DIP OR WAVE

The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below  $300 \,^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400  $^{\circ}$ C, for not more than 5 s.

| Data sheet status         |                                                                                       |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |  |
|                           |                                                                                       |  |  |  |  |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA4866

NOTES

## ven vertical

## Philips Semiconductors – a worldwide company

Argentina: IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466 Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213. Tel. (01)60 101-1236, Fax. (01)60 101-1211 Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399 Brazil: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970), Tel. (011)821-2333, Fax. (011)829-1849 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. (852)2319 7888, Fax. (852)2319 7700 Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549 Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHĂGEN S, Tel. (032)88 2636, Fax. (031)57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (358)0-615 800, Fax. (358)0-61580 920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427 Germany: P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213. Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240 India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722 Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)7640 000, Fax. (01)7640 200 Italy: PHILIPS SEMICONDUCTORS S.r.I. Piazza IV Novembre 3, 20124 MILANO Tel. (0039)2 6752 2531, Fax. (0039)2 6752 2557 Japan: Philips Bldg 13-37, Kohnan2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5130, Fax. (03)3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)709-1412, Fax. (02)709-1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. (040)783749, Fax. (040)788399 (From 10-10-1995: Tel. (040)2783749, Fax. (040)2788399) New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811 Norway: Box 1, Manglerud 0612, OSLO,

Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546 Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc, 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474 Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500 South Africa: S.A. PHILIPS Pty Ltd. 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430, Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494. Spain: Balmes 22, 08007 BARCELONA Tel. (03)301 6312, Fax. (03)301 42 43 Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 27 70, Fax. (0212)282 67 07 United Kingdom: Philips Semiconductors LTD. 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (0181)730-5000, Fax. (0181)754-8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

Internet: http://www.semiconductors.philips.com/ps/

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl, Fax. +31-40-724825 (from 10-10-1995: +31-40-2724825) SCD41 © Philips Electronics N.V. 1995

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

533061/1500/02/pp16 Document order number: Date of release: 1995 Aug 31 9397 750 00291

PHILIPS

